Zen Park WXP190001 CS 4141.6U1 6/22/21

Postlab 2

Analysis: Using the 74153 chip that uses a 4:1 mux, we get several inputs and the Y output, which represents a variety of variables. Through various connections such as A and B connecting to 1C2 and 1C1, we also see that the output is connected with 1Y as well. The right side of the chip has majority of its sections grounded.

🍰 Table

| File I | New | Edit | Crea | te K-Map |   |   |
|--------|-----|------|------|----------|---|---|
| Α      |     | В    |      | 1        | С | Υ |
| 0      |     | 0    |      | 0        | 0 | 0 |
| 0      |     | 0    |      | 0        | 1 | 0 |
| 0      |     | 0    |      | 1        | 0 | 1 |
| 0      | )   | (    | )    | 1        | 1 | 0 |
| 0      | )   | 1    |      | 0        | 0 | 0 |
| 0      | )   | 1    |      | 0        | 1 | 1 |
| 0      | )   | 1    |      | 1        | 0 | 1 |
| 0      | )   | 1    |      | 1        | 1 | 1 |
| 1      |     | (    | )    | 0        | 0 | 0 |
| 1      |     | (    | )    | 0        | 1 | 0 |
| 1      |     | (    | )    | 1        | 0 | 0 |
| 1      |     | (    | )    | 1        | 1 | 0 |
| 1      |     | 1    |      | 0        | 0 | 1 |
| 1      |     | 1    |      | 0        | 1 | 1 |
| 1      |     | 1    |      | 1        | 0 | 1 |
| 1      |     | 1    |      | 1        | 1 | 1 |

$$Y = (1 \wedge \overline{A} \wedge \overline{C}) \vee (A \wedge B) \vee$$

🐉 Karnaugh Map

X

•

## $Y = (1 \wedge \overline{A} \wedge \overline{C}) \vee (A \wedge B) \vee (B \wedge C)$

|   | ]        | <u>-</u><br>1 |   |   |          |
|---|----------|---------------|---|---|----------|
| Ā | 0        | 0             | 3 | 1 | Ē        |
|   | <b>0</b> | 1             | 1 | 1 | В        |
| Α | 1        | 1             | 1 | 1 | <b>D</b> |
|   | 8        | 9             | 0 | 0 | B        |
|   | c        |               |   | c |          |



Analysis: Here, we also use the 74153 chip, just as we did in the previous one. Although both formatted chips look very similar, do not let this fool you. Here, we have B and 0 which connects with 1C2. A and 1 have their own individual inputs. 1Y is an output, just as the first one. We ground nearly every right side of the chip as well.

‡<mark>0∓</mark> Table

×

| File | New | Edit | Create | K-Map |   |    |   |
|------|-----|------|--------|-------|---|----|---|
| В    |     | 0    | Α      | 1     | С | Y1 |   |
| 0    |     | 0    | 0      | 0     | 0 | 0  |   |
| 0    |     | 0    | 0      | 0     | 1 | 0  |   |
| 0    |     | 0    | 0      | 1     | 0 | 1  |   |
| 0    |     | 0    | 0      | 1     | 1 | 0  |   |
| 0    |     | 0    | 1      | 0     | 0 | 0  |   |
| 0    |     | 0    | 1      | 0     | 1 | 1  |   |
| 0    |     | 0    | 1      | 1     | 0 | 1  |   |
| 0    |     | 0    | 1      | 1     | 1 | 1  |   |
| 0    |     | 1    | 0      | 0     | 0 | 0  |   |
| 0    |     | 1    | 0      | 0     | 1 | 0  |   |
| 0    |     | 1    | 0      | 1     | 0 | 1  |   |
| 0    |     | 1    | 0      | 1     | 1 | 0  |   |
| 0    |     | 1    | 1      | 0     | 0 | 0  |   |
| 0    |     | 1    | 1      | 0     | 1 | 1  |   |
| 0    |     | 1    | 1      | 1     | 0 | 1  |   |
| 0    |     | 1    | 1      | 1     | 1 | 1  |   |
| 1    |     | 0    | 0      | 0     | 0 | 0  |   |
| 1    |     | 0    | 0      | 0     | 1 | 0  |   |
| 1    |     | 0    | 0      | 1     | 0 | 0  |   |
| 1    |     | 0    | 0      | 1     | 1 | 0  |   |
| 1    |     | 0    | 1      | 0     | 0 | 0  |   |
| 1    |     | 0    | 1      | 0     | 1 | 0  |   |
| 1    |     | 0    | 1      | 1     | 0 | 0  | • |

| 1    | 0    | 1    | 1    | 1          | 0                | = |
|------|------|------|------|------------|------------------|---|
| 1    | 1    | 0    | 0    | 0          | 1                |   |
| 1    | 1    | 0    | 0    | 1          | 1                |   |
| 1    | 1    | 0    | 1    | 0          | 1                |   |
| 1    | 1    | 0    | 1    | 1          | 1                |   |
| 1    | 1    | 1    | 0    | 0          | 1                |   |
| 1    | 1    | 1    | 0    | 1          | 1                |   |
| 1    | 1    | 1    | 1    | 0          | 1                |   |
| 1    | 1    | 1    | 1    | 1          | 1                | • |
| Y1 = | (0 ^ | B) \ | v (1 | ^ <b>B</b> | ∧ <del>C</del> ) | ٧ |

## 3) Full adder decoder



Analysis: The 74154 chip is a decoder chip, where we use 2 types of each chip that connect to the decoder. 7404 represents NOT and 7432 represents OR. We start with 3 inputs in the decoder of A, B, and Cin. We will not be using every single port, only the ones that we sufficiently need. The Sum can be shown with the 4 numbers, and Cout is represented with those numbers as well. The decoder is especially configured to work with Low. As we do this, we can get the appropriate Sum and Cout.



🐉 Karnaugh Map

 $\times$ 

•

## Cout = $(A \wedge Cin) \vee (A \wedge B) \vee (B \wedge Cin)$

|   | Ē   | 3 | E  | 3   |  |
|---|-----|---|----|-----|--|
| Ā | 0   | 0 | 1  | 0   |  |
| Α | 0   | 1 | 1  | 1   |  |
|   | Cin | С | in | Cin |  |